# EEE 333 Lab 5 Individual Lab Performance Finite State Machine Design of a Vending Machine

<u>Lab Summary</u>: In previous labs, you become familiar with VHDL design and programming. In this lab, you will increase your knowledge by implementing a more complex digital design problem (Vending Machine). In this lab activity, we will 1) use Xilinx to derive the VHDL code for a vending machine and then program it to the Spartan 3 FPGA device or any other FPGA board; 2) you will apply your understanding of VHDL by implement a vending machines with more options (i.e. Design Project)

<u>Lab Goals</u>: The goals of this lab are to learn how to create a VHDL from state diagrams by designing a vending machine.

# **Learning Objectives**

- 1. Develop the state diagram for a vending machine (Nickel, Dime and Quarter inputs).
- 2. Develop the VHDL code.
- 3. Develop a User Constraint File "ucf" that maps the input and output signals to the FPGA Board
- 4. Develop testbench for your design
- 5. Program the vending machine into the FPGA board
- 6. Learn how to debug hardware

This is an individual lab and students are required to demo the lab individually to the TAs.

## **Lab Preparation**

- Read Task1 and 2. Verify the operation to the state diagram for the 15 cents Moore and Mealy vending machines
- Acquire required hardware components/equipment.

## **Equipment and Materials**

| Supplies                                                                                                                                      | Quantity |
|-----------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 1. ISE <sup>®</sup> Design Suite (or WebPACK <sup>TM</sup> ) software from the Xilinx website,                                                | 1        |
| www.xilinx.com, if you don't already have it installed. Your classroom or lab should have a full working version of Xilinx ISE® Design Suite. |          |
| 2. FPGA kit including download and power cable(s).                                                                                            |          |

## **Additional References**

The Spartan 3 FPGA reference manual, data sheet, and any other supporting documents that may be of use. http://www.digilentinc.com/Products/Detail.cfm?Prod=S3BOARD

# **ISE Design Suite User Guide:**

http://www.xilinx.com/support/index.htm#nav=sd-nav-link-106173&tab=tab-dt

# **Vending Machine Design**

In this Lab, we will look at making a vending machine. Vending machines are more complicated than you might think. We know that a vending machine must remember how much money has been inserted. This means that its outputs are a function of past inputs, so it must be a sequential circuit. Probably the best way to design this circuit is as a state machine. (Designing it using a microprocessor might be better, since microprocessors are so cheap and common. However, this option takes more design work, and we will not consider it here.)

Here is how the control circuitry is supposed to work. The vending machine delivers a package of gum after it has received *15 cents* in coins. The machine has a single coin slot that accepts *nickels and dimes*, one coin at a time. A mechanical sensor indicates to the control whether a dime or a nickel has been inserted into the coin slot. The controller's output causes a single package of gum to be released down a chute to the customer.

One further specification: We will design our machine so it **does not** give change. A customer who pays with two dimes is out 5 cents.

#### TASK 1. Part 1:

# a. Understanding the Problem

The first step in the finite state machine design process is to *understand the problem*. Here is a block diagram of our design that illustrates inputs and outputs.



Figure 1. Vending machine block diagram

The specifications may not completely define the behavior of the finite state machine. For example,

- 1. What happens if someone inserts a penny into the coin slot? or
- 2. What happens after the gum is delivered to the customer?

Some times we have to make reasonable assumptions. For the first questions, we assume that the coin sensor returns any coins it does not recognize, leaving N and D unasserted. For the latter we will assume that external logic resets the machine after the gum is delivered.

## **b.** Abstract representation

Once you understand the behavior reasonably well, it is time to *map the specification into a more suitable abstract representation*. A good way to begin is by enumerating the possible unique sequences of inputs or configurations of the system. These will help define the states of the finite state machine.

# c. Here are all the possible input sequences that lead to an output of releasing a package of gum (15 Cents):

N= Nickels
D= Dime

1. N N N
3. D N
2. N D
4. D D (out 5 cents)
5. N N D (out 5 cents) (yes it is possible)

# **Assumptions:**

- Only N or D can be 1 during any one clock pulse.
- Campus Machine (i.e., it doesn't give change.)
- An external reset signal supplied on "power-up."

The possible input sequences that lead to releasing a package of gum can be represented with a state diagram.

Input Output

N = Nickle (N=1 means 5 cents deposited) D = Dime (D=1 means 10 cents deposited) Vend = Package of gum

# State Definitions

| State            | Meaning                               |  |
|------------------|---------------------------------------|--|
| Initial          | Reset/ No money has been deposited    |  |
| Received_5cents  | The vending machine received 5 cents  |  |
| Received_10cents | The vending machine received 10 cents |  |
| Received_15cents | The vending machine received 15 cents |  |

.



Part 2 of Task 1: 1n this task, we will interface the vending machine with Spartan 3F FPGA development board.

Based on the information that you have learned in previous lab (Part 2, Task2):

- 1. Create a **project** for the vending machine
- 2. Obtain a symbol as shown below



- 3. Create a test bench to ensure that your state transition with the appropriate inputs.
- 4. Create the "ucf" file that maps the inputs (Reset, Clock, Nickel and Dime) and the output (vending).

# # Inputs:

```
NET "CLK" LOC = "T9";  # Location of 50 MHZ Clock on Spartan 3

NET "CLR" LOC = "F12";  # Switch 0 (SW0). Reset the vending machine to state 0 cents.

NET "D" LOC = "G12";  # Switch 1 (SW1) for Dime input

NET "N" LOC = "H14";  # Switch 2 (SW2) for Nickel input

# Outputs:

NET "vending" LOC = "K12";  # LD 0 for 15 cents (VEND)
```

- 5. Verify the operation of the 15 cents vending machine using Spartan 3 FPGA evaluation board.
- 6. See class lecture for VHDL code.

TASK 2:

Mealy Design State Definitions

| State            | Meaning                               |
|------------------|---------------------------------------|
| Initial          | Reset/ No money has been deposited    |
| Received_5cents  | The vending machine received 5 cents  |
| Received_10cents | The vending machine received 10 cents |

Same Assumption as Moore Machine. One way of designing the Mealy State Diagram:



# Your task

You are to design two CONCEPUTALLY different synchronous state machines (Mealy and Moore) that perform the task described below.

# **Problem Statement**

You are to design a Moore network similar to previous task to control a vending machine. The machine only dispenses product that costs **25 cents.** 

The Moore network has 3 inputs: N, D, and Q (nickel, dime and quarter inputs) and three outputs, P, V, X (dispense product, and dispense change in dimes or nickels). V and X (Roman numerals) represent one nickel or one dime dispensed.

The coin detector mechanism in the vending machine is synchronized with the clock in the network you are to design. The coin detector outputs a single 1 for N, D, or Q for each nickel, dime, or quarter, respectively, that the customer inserts. Only one input will be 1 at any time. When the customer has inserted at least 25¢ in any combination of nickels, dimes and quarters, the machine dispenses one yummy piece of candy and gives any change due. The change may be dispensed in nickels or dimes. For each 1 output on V, the customer is issued one nickel, and for each 1 output on X, the customer is issued a dime. For each 1 output on P, the delicious candy is dispensed. After dispensing the product, the network resets.

## Notes:

- any number of 0's can occur between the 1's on the inputs
- you may assume that the customer will not insert any more coins once the machine is dispensing change
- nickels and dimes should not be dispensed as change during the same clock cycle; product *may* be dispensed at the same time as a nickel or dime
- If you make any other assumptions, they must be *clearly* stated in your report.

Example: The customer inserts a nickel, then a dime, then a quarter.

# **INPUTS:**

# **OUTPUTS:**

#### Notes:

- Please assume that, once the user has put in enough to receive some yummy candy, they will NOT insert any more change until you are ready for them. In other words, while you are dispensing their change, they won't put in any more coins.
- Be sure that, when dispensing change, <u>you do NOT dispense two coins at the same time</u>. Just as the user shouldn't put in 2 coins at once since they may get stuck, you can't dispense 2 at the same time. Also, if you insert, D, D and Q, then the VEND LED should lit up and the Dime LED should lit up twice to indicate a change of two dimes.

Please incorporate the following items in your report:

- 1. Draw a block diagram (below)
- 2. List all the possible combinations of Nickels, Dimes and Quarters that will lead you to a vend.
- 3. Define all your states
- 4. Draw the state diagram
- 5. Develop the VHDL code for both Mealy and Moore machines
- 6. Create a symbol for the machine
- 7. Create a UCF file
- 8. Test and demo your results to you TA.



**Block Diagram** 

| Combinations for Vend |             |               |  |
|-----------------------|-------------|---------------|--|
| 25 cents              | 30 cents    | 40 cents      |  |
| N, N, N, N,           | N, N, N, N, |               |  |
| N                     | D           | N, N, N, Q    |  |
| N, N, N, D            | N, D, N, D  | N, D, Q       |  |
| N, N, D, N            | D, N, N, D  | D, N, Q       |  |
| N, D, N, N            | N, N, D, D  | 45 cents      |  |
| D, N, N, N            | D, D, D     | N, N, N, N, Q |  |
| D, D, N               | N, Q        | N, N, D, Q    |  |
| D, N, D               | 35 cents    | D, D, Q       |  |
| N, D, D               | N, N, Q     | D, N, N, Q    |  |
| Q                     | D, Q        | N, D, N, Q    |  |

# In your report, you must:

- (1) Explain how each circuit works.
- (2) Pick one circuit as the recommended answer.
- (3) Explain why you prefer the circuit picked.

# Lab project make-ups will NOT be allowed.

You can organize this report, as you think best. One possible organization is:

- (1) Problem Statement
- (2) First Design: Principles and Description
- (3) Second Design: Principles and Description
- (4) Design Selection Criteria
- (5) Justification for Design Selection
- (6) Conclusion

Please do not forget to include the following in your report:

- The complete VHDL code for both Mealy and Moore machines.
- Include a printout of the simulation waveform diagram for both designs
- Include a printout of the Edit Constraints (Text), which shows the package pin assignments.

For the screen captures, make sure the signals are clear and the signal values are legible. It is ok if it on the black background. Put in figure captions explaining what the figures show. The screenshots should clearly show the signal values.

Do not attach your code separately but paste the code at the end in your report.

# TA HINTS: (In addition to all the above said by Prof.Matar)

- ♦ When you are explaining your design say that of the Moore machine, be sure to talk about what it consists of namely the sequential (flops, registers) combinational logic (Mux's, gates, adders etc.) and components.
- ◆ And also explain what is sequential logic, and combinational logic and how they differ.
- ◆ How they (sequential & combinational) interact with each other, and what each of them do in the state machine.
- ◆ And explain clearly how these parts are implemented in the VHDL. For example the VHDL implementation of a register, is usually done by "rising or falling edge('signal')", and the 'signal' henceforth is referred to as a clock for that register/flop (flops are used to make registers)
  - To summarize everything, first explain the fundamentals of the FSM, its types and constituents.
  - Then explain your logic of the FSM states, and how it works. Followed by which explain the dataflow of the components.
  - Then explain how these components are implemented in VHDL, and tied together (The different processes, case statements and RTL logic used)

# **Grading Policy**

You may discuss this project with each other; however, you must provide an individual report. In addition: Individually, you must interface both designs with FPGA board in order to have your individual report count.

The grade will be allocated as follows:

- 30% demonstration of your Moore design in the hardware lab
- 30% demonstration of your Mealy design in the hardware lab
- 10% for an explanation in the report of how the first circuit performs the application
- 10% for an explanation in the report of how the second circuit performs the application
- 10% for providing a sensible reason for picking one design as the "Best" design. (The one design you build in the hardware lab does not need to be the "Best" design)
- 10% for report write up and organization

In your conclusion, write a report summarizing the work you did for this experiment, and describe any problems you may have encountered while obtaining your solutions. You may include any helpful hints and improvements you may think of for this experiment. Please check blackboard for any additional information that you need to submit from your class lab TAs.